2010-09-04 09:59:08 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2000, 2001, 2002 Fabrice Bellard
|
|
|
|
*
|
|
|
|
* This file is part of FFmpeg.
|
|
|
|
*
|
|
|
|
* FFmpeg is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU Lesser General Public
|
|
|
|
* License as published by the Free Software Foundation; either
|
|
|
|
* version 2.1 of the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* FFmpeg is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* Lesser General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU Lesser General Public
|
|
|
|
* License along with FFmpeg; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef AVUTIL_CPU_H
|
|
|
|
#define AVUTIL_CPU_H
|
|
|
|
|
2017-02-08 08:32:17 +00:00
|
|
|
#include <stddef.h>
|
2024-07-25 20:24:33 +00:00
|
|
|
#include "version.h"
|
2017-02-08 08:32:17 +00:00
|
|
|
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_FORCE 0x80000000 /* force usage of selected flags (OR) */
|
|
|
|
|
|
|
|
/* lower 16 bits - CPU features */
|
|
|
|
#define AV_CPU_FLAG_MMX 0x0001 ///< standard MMX
|
2012-07-08 16:42:12 +00:00
|
|
|
#define AV_CPU_FLAG_MMXEXT 0x0002 ///< SSE integer functions or AMD MMX ext
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_MMX2 0x0002 ///< SSE integer functions or AMD MMX ext
|
2010-09-06 00:04:03 +00:00
|
|
|
#define AV_CPU_FLAG_3DNOW 0x0004 ///< AMD 3DNOW
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_SSE 0x0008 ///< SSE functions
|
|
|
|
#define AV_CPU_FLAG_SSE2 0x0010 ///< PIV SSE2 functions
|
|
|
|
#define AV_CPU_FLAG_SSE2SLOW 0x40000000 ///< SSE2 supported, but usually not faster
|
2013-09-27 13:24:55 +00:00
|
|
|
///< than regular MMX/SSE (e.g. Core1)
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_3DNOWEXT 0x0020 ///< AMD 3DNowExt
|
|
|
|
#define AV_CPU_FLAG_SSE3 0x0040 ///< Prescott SSE3 functions
|
2010-09-06 00:04:01 +00:00
|
|
|
#define AV_CPU_FLAG_SSE3SLOW 0x20000000 ///< SSE3 supported, but usually not faster
|
2013-09-27 13:24:55 +00:00
|
|
|
///< than regular MMX/SSE (e.g. Core1)
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_SSSE3 0x0080 ///< Conroe SSSE3 functions
|
2016-01-14 10:37:34 +00:00
|
|
|
#define AV_CPU_FLAG_SSSE3SLOW 0x4000000 ///< SSSE3 supported, but usually not faster
|
2011-03-22 03:32:40 +00:00
|
|
|
#define AV_CPU_FLAG_ATOM 0x10000000 ///< Atom processor, some SSSE3 instructions are slower
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_SSE4 0x0100 ///< Penryn SSE4.1 functions
|
|
|
|
#define AV_CPU_FLAG_SSE42 0x0200 ///< Nehalem SSE4.2 functions
|
2015-10-26 07:08:58 +00:00
|
|
|
#define AV_CPU_FLAG_AESNI 0x80000 ///< Advanced Encryption Standard functions
|
2011-02-16 02:39:42 +00:00
|
|
|
#define AV_CPU_FLAG_AVX 0x4000 ///< AVX functions: requires OS support even if YMM registers aren't used
|
2015-05-27 06:30:20 +00:00
|
|
|
#define AV_CPU_FLAG_AVXSLOW 0x8000000 ///< AVX supported, but slow when using YMM registers (e.g. Bulldozer)
|
2011-09-26 21:44:47 +00:00
|
|
|
#define AV_CPU_FLAG_XOP 0x0400 ///< Bulldozer XOP functions
|
|
|
|
#define AV_CPU_FLAG_FMA4 0x0800 ///< Bulldozer FMA4 functions
|
2015-09-05 15:23:28 +00:00
|
|
|
#define AV_CPU_FLAG_CMOV 0x1000 ///< supports cmov instruction
|
2013-10-20 15:28:38 +00:00
|
|
|
#define AV_CPU_FLAG_AVX2 0x8000 ///< AVX2 functions: requires OS support even if YMM registers aren't used
|
2014-02-22 05:47:01 +00:00
|
|
|
#define AV_CPU_FLAG_FMA3 0x10000 ///< Haswell FMA3 functions
|
2014-02-22 05:47:02 +00:00
|
|
|
#define AV_CPU_FLAG_BMI1 0x20000 ///< Bit Manipulation Instruction Set 1
|
|
|
|
#define AV_CPU_FLAG_BMI2 0x40000 ///< Bit Manipulation Instruction Set 2
|
2017-10-26 17:48:26 +00:00
|
|
|
#define AV_CPU_FLAG_AVX512 0x100000 ///< AVX-512 functions: requires OS support even if YMM/ZMM registers aren't used
|
2022-02-23 08:57:30 +00:00
|
|
|
#define AV_CPU_FLAG_AVX512ICL 0x200000 ///< F/CD/BW/DQ/VL/VNNI/IFMA/VBMI/VBMI2/VPOPCNTDQ/BITALG/GFNI/VAES/VPCLMULQDQ
|
2021-12-21 19:56:41 +00:00
|
|
|
#define AV_CPU_FLAG_SLOW_GATHER 0x2000000 ///< CPU has slow gathers.
|
2013-10-20 15:28:38 +00:00
|
|
|
|
2010-09-04 09:59:08 +00:00
|
|
|
#define AV_CPU_FLAG_ALTIVEC 0x0001 ///< standard
|
2015-05-10 02:15:59 +00:00
|
|
|
#define AV_CPU_FLAG_VSX 0x0002 ///< ISA 2.06
|
|
|
|
#define AV_CPU_FLAG_POWER8 0x0004 ///< ISA 2.07
|
2010-09-04 09:59:08 +00:00
|
|
|
|
2012-04-21 14:31:10 +00:00
|
|
|
#define AV_CPU_FLAG_ARMV5TE (1 << 0)
|
|
|
|
#define AV_CPU_FLAG_ARMV6 (1 << 1)
|
|
|
|
#define AV_CPU_FLAG_ARMV6T2 (1 << 2)
|
|
|
|
#define AV_CPU_FLAG_VFP (1 << 3)
|
|
|
|
#define AV_CPU_FLAG_VFPV3 (1 << 4)
|
|
|
|
#define AV_CPU_FLAG_NEON (1 << 5)
|
2014-04-05 11:46:51 +00:00
|
|
|
#define AV_CPU_FLAG_ARMV8 (1 << 6)
|
2015-12-09 21:28:36 +00:00
|
|
|
#define AV_CPU_FLAG_VFP_VM (1 << 7) ///< VFPv2 vector mode, deprecated in ARMv7-A and unavailable in various CPUs implementations
|
2023-05-25 12:29:02 +00:00
|
|
|
#define AV_CPU_FLAG_DOTPROD (1 << 8)
|
|
|
|
#define AV_CPU_FLAG_I8MM (1 << 9)
|
2014-08-07 16:34:35 +00:00
|
|
|
#define AV_CPU_FLAG_SETEND (1 <<16)
|
2012-04-21 14:31:10 +00:00
|
|
|
|
2020-07-18 15:35:39 +00:00
|
|
|
#define AV_CPU_FLAG_MMI (1 << 0)
|
|
|
|
#define AV_CPU_FLAG_MSA (1 << 1)
|
|
|
|
|
2021-12-15 03:51:04 +00:00
|
|
|
//Loongarch SIMD extension.
|
|
|
|
#define AV_CPU_FLAG_LSX (1 << 0)
|
|
|
|
#define AV_CPU_FLAG_LASX (1 << 1)
|
|
|
|
|
2022-09-26 14:52:21 +00:00
|
|
|
// RISC-V extensions
|
|
|
|
#define AV_CPU_FLAG_RVI (1 << 0) ///< I (full GPR bank)
|
2024-07-25 20:24:33 +00:00
|
|
|
#if FF_API_RISCV_FD_ZBA
|
2022-09-26 14:52:21 +00:00
|
|
|
#define AV_CPU_FLAG_RVF (1 << 1) ///< F (single precision FP)
|
|
|
|
#define AV_CPU_FLAG_RVD (1 << 2) ///< D (double precision FP)
|
2024-07-25 20:24:33 +00:00
|
|
|
#endif
|
lavu/cpu: CPU flags for the RISC-V Vector extension
RVV defines a total of 12 different extensions, including:
- 5 different instruction subsets:
- Zve32x: 8-, 16- and 32-bit integers,
- Zve32f: Zve32x plus single precision floats,
- Zve64x: Zve32x plus 64-bit integers,
- Zve64f: Zve32f plus Zve64x,
- Zve64d: Zve64f plus double precision floats.
- 6 different vector lengths:
- Zvl32b (embedded only),
- Zvl64b (embedded only),
- Zvl128b,
- Zvl256b,
- Zvl512b,
- Zvl1024b,
- and the V extension proper: equivalent to Zve64f and Zvl128b.
In total, there are 6 different possible sets of supported instructions
(including the empty set), but for convenience we allocate one bit for
each type sets: up-to-32-bit ints (RVV_I32), floats (RVV_F32),
64-bit ints (RVV_I64) and doubles (RVV_F64).
Whence the vector size is needed, it can be retrieved by reading the
unprivileged read-only vlenb CSR. This should probably be a separate
helper macro if needed at a later point.
2022-09-26 14:52:25 +00:00
|
|
|
#define AV_CPU_FLAG_RVV_I32 (1 << 3) ///< Vectors of 8/16/32-bit int's */
|
|
|
|
#define AV_CPU_FLAG_RVV_F32 (1 << 4) ///< Vectors of float's */
|
|
|
|
#define AV_CPU_FLAG_RVV_I64 (1 << 5) ///< Vectors of 64-bit int's */
|
|
|
|
#define AV_CPU_FLAG_RVV_F64 (1 << 6) ///< Vectors of double's
|
lavu/riscv: CPU flag for the Zbb extension
Unfortunately, it is common, and will remain so, that the Bit
manipulations are not enabled at compilation time. This is an official
policy for Debian ports in general (though they do not support RISC-V
officially as of yet) to stick to the minimal target baseline, which
does not include the B extension or even its Zbb subset.
For inline helpers (CPOP, REV8), compiler builtins (CTZ, CLZ) or
even plain C code (MIN, MAX, MINU, MAXU), run-time detection seems
impractical. But at least it can work for the byte-swap DSP functions.
2022-10-02 11:54:58 +00:00
|
|
|
#define AV_CPU_FLAG_RVB_BASIC (1 << 7) ///< Basic bit-manipulations
|
2024-07-25 20:24:33 +00:00
|
|
|
#if FF_API_RISCV_FD_ZBA
|
2023-07-16 12:08:08 +00:00
|
|
|
#define AV_CPU_FLAG_RVB_ADDR (1 << 8) ///< Address bit-manipulations
|
2024-07-25 20:24:33 +00:00
|
|
|
#endif
|
2024-05-07 19:08:38 +00:00
|
|
|
#define AV_CPU_FLAG_RV_ZVBB (1 << 9) ///< Vector basic bit-manipulations
|
2024-05-11 15:49:24 +00:00
|
|
|
#define AV_CPU_FLAG_RV_MISALIGNED (1 <<10) ///< Fast misaligned accesses
|
2024-07-19 19:44:21 +00:00
|
|
|
#define AV_CPU_FLAG_RVB (1 <<11) ///< B (bit manipulations)
|
2022-09-26 14:52:21 +00:00
|
|
|
|
2010-09-08 15:07:14 +00:00
|
|
|
/**
|
|
|
|
* Return the flags which specify extensions supported by the CPU.
|
2012-10-01 14:41:37 +00:00
|
|
|
* The returned value is affected by av_force_cpu_flags() if that was used
|
2016-03-28 22:07:47 +00:00
|
|
|
* before. So av_get_cpu_flags() can easily be used in an application to
|
2012-10-01 14:41:37 +00:00
|
|
|
* detect the enabled cpu flags.
|
2010-09-08 15:07:14 +00:00
|
|
|
*/
|
|
|
|
int av_get_cpu_flags(void);
|
|
|
|
|
2011-06-02 14:09:22 +00:00
|
|
|
/**
|
|
|
|
* Disables cpu detection and forces the specified flags.
|
2012-03-07 04:18:33 +00:00
|
|
|
* -1 is a special case that disables forcing of specific flags.
|
2011-06-02 14:09:22 +00:00
|
|
|
*/
|
|
|
|
void av_force_cpu_flags(int flags);
|
|
|
|
|
2012-04-26 21:21:43 +00:00
|
|
|
/**
|
|
|
|
* Parse CPU caps from a string and update the given AV_CPU_* flags based on that.
|
|
|
|
*
|
|
|
|
* @return negative on error.
|
|
|
|
*/
|
|
|
|
int av_parse_cpu_caps(unsigned *flags, const char *s);
|
|
|
|
|
2013-05-23 06:59:07 +00:00
|
|
|
/**
|
|
|
|
* @return the number of logical CPU cores present.
|
|
|
|
*/
|
|
|
|
int av_cpu_count(void);
|
|
|
|
|
2021-06-06 13:15:00 +00:00
|
|
|
/**
|
|
|
|
* Overrides cpu count detection and forces the specified count.
|
|
|
|
* Count < 1 disables forcing of specific count.
|
|
|
|
*/
|
2021-07-20 07:33:47 +00:00
|
|
|
void av_cpu_force_count(int count);
|
2021-06-06 13:15:00 +00:00
|
|
|
|
2017-02-08 08:32:17 +00:00
|
|
|
/**
|
2017-09-28 01:56:53 +00:00
|
|
|
* Get the maximum data alignment that may be required by FFmpeg.
|
2017-02-08 08:32:17 +00:00
|
|
|
*
|
|
|
|
* Note that this is affected by the build configuration and the CPU flags mask,
|
|
|
|
* so e.g. if the CPU supports AVX, but libavutil has been built with
|
|
|
|
* --disable-avx or the AV_CPU_FLAG_AVX flag has been disabled through
|
|
|
|
* av_set_cpu_flags_mask(), then this function will behave as if AVX is not
|
|
|
|
* present.
|
|
|
|
*/
|
|
|
|
size_t av_cpu_max_align(void);
|
|
|
|
|
2011-05-17 14:58:04 +00:00
|
|
|
#endif /* AVUTIL_CPU_H */
|